Contribute
Register

iMac Pro X99 - Live the Future now with macOS 10.14 Mojave [Successful Build/Extended Guide]

Status
Not open for further replies.
What BIOS settings do you have and how did you do the cooling
 
i just have the same hardware with the post except the mainboard. my mainboard is asus x99 e ws usb3.1. so the hardware address showed in ioregistry may totally difference. so the titan ridge cant implement well. hope you can help me with the ssdt modification. thanks so much! looking forward the replying.
 

Attachments

  • Andy’s iMac Pro .zip
    1.3 MB · Views: 100
X99-E WS/USB3.1
 

Attachments

  • x99-E WS:USB3.1-EFI.zip
    6.9 MB · Views: 177
i just have the same hardware with the post except the mainboard. my mainboard is asus x99 e ws usb3.1. so the hardware address showed in ioregistry may totally difference. so the titan ridge cant implement well. hope you can help me with the ssdt modification. thanks so much! looking forward the replying.

Attached TB SSDT needs to be used in line with SSDT-DTPG.aml and is just a first guess, as I am missing some original DSDT information.

Please reply with new IOREG.save after implementing both files under /EFI/Clover/ACPI/patched and rebooting your system.
 

Attachments

  • SSDT-X299-TB3HP.aml.zip
    1.7 KB · Views: 123
  • SSDT-DTPG.aml.zip
    852 bytes · Views: 133
Attached TB SSDT needs to be used in line with SSDT-DTPG.aml and is just a first guess, as I am missing some original DSDT information.

Please reply with new IOREG.save after implementing both files under /EFI/Clover/ACPI/patched and rebooting your system.
Thank you so much for the replying. I put the .aml you provide and can show the Ridge details in the PCI Content. However, the link speed seems only 2.5 G/s. Please see the original dsdt and the new ioreg.save from the attachments. Thanks again.
399748
 

Attachments

  • Andy’s iMac Pro.zip
    1.4 MB · Views: 125
  • DSDT.aml
    205.9 KB · Views: 142
Thank you so much for the replying. I put the .aml you provide and can show the Ridge details in the PCI Content. However, the link speed seems only 2.5 G/s. Please see the original dsdt and the new ioreg.save from the attachments. Thanks again.View attachment 399748

TB SSDT is properly implemented now. The rest might depend on your BIOS settings or factory default PCIe slot implementation. Actual TB PCIe bandwidth should be the same with and without SSDT implementation. Your PCIe slot must support PCI 3.0 to achieve the expected 8.0GT/s. Nothing else I could do from my side. Following your IOREG.save, you apparently miss also all other SSDTs for your current PCIe system implementation.

Good luck,

KGP
 
TB SSDT is properly implemented now. The rest might depend on our BIOS settings or factory default PCIe slot implementation. Nothing else I could do from my side. Following your IREOG.save you apparently miss also all other SSDTs for your current PCIe system implementation.

Good luck,

KGP
Thank you so much KGP. Your post is amazing for the x99 and x299 guidance.
 
Thank you so much KGP. Your post is amazing for the x99 and x299 guidance.

Thanks for the flowers. BTW.. if you are going to implement the missing SSDTs, note that all PCI devices under the same ACPI address like PCI0.BR2A.H000, but on different PCI bridges, must be part of the same SSDT.

Good luck, my friend!

KGP
 
Thanks for the flowers. BTW.. if you are going to implement the missing SSDTs, note that all PCI devices under the same ACPI address like PCI0.BR2A.H000, but on different PCI bridges, must be part of the same SSDT.

Good luck, my friend!

KGP
Thanks for the reminder. And i just try to use the same way to modify the other ssdt. and the Wifi card showed in the CPI but lost the thunderbolt device.
399781
 

Attachments

  • Andy’s iMac Pro.ioreg
    6.9 MB · Views: 194
Status
Not open for further replies.
Back
Top